-
- News
- Books
Featured Books
- design007 Magazine
Latest Issues
Current IssueLevel Up Your Design Skills
This month, our contributors discuss the PCB design classes available at IPC APEX EXPO 2024. As they explain, these courses cover everything from the basics of design through avoiding over-constraining high-speed boards, and so much more!
Opportunities and Challenges
In this issue, our expert contributors discuss the many opportunities and challenges in the PCB design community, and what can be done to grow the numbers of PCB designers—and design instructors.
Embedded Design Techniques
Our expert contributors provide the knowledge this month that designers need to be aware of to make intelligent, educated decisions about embedded design. Many design and manufacturing hurdles can trip up designers who are new to this technology.
- Articles
- Columns
Search Console
- Links
- Events
||| MENU - design007 Magazine
DesignCon Announces 2017 Awards for Best Papers
April 19, 2017 | PR NewswireEstimated reading time: 2 minutes
The 2017 DesignCon Best Paper Award winners have been selected through a two-step review process. First, the DesignCon Technical Program Committee, which is comprised of leading experts in the electronic design space, reviewed all papers for impact, relevance, quality, and originality. The first-round finalists were then judged based on attendee feedback, collected at DesignCon 2017, on the impact of their presentation.
"Congratulations to all finalists and winners of this year's Best Paper Awards. UBM is pleased to recognize these outstanding papers as the best of the excellent content that DesignCon offers its attendees," said Naomi Price, DesignCon Conference Content Director. "Each year, this awards program inspires engineers to strive to produce ground-breaking, top-tier content for the technical sessions at DesignCon."
Winning papers cover four categories of design: Chip-Level Design, Board/System-Level Design, Serial Link Design, and Power & RF Design. A list of the winners is below:
Chip-Level Design
Characterizing and Selecting the VRM, by Steve Sandler, Picotest
Board/System-Level Design
FastBER: A Novel Statistical Method for Arbitrary Transmitter Jitter, by Yunhui Chu, Alaeddin Aydiner, Kai Xiao, Beomtaek Lee, Oleg Mikulchenko, Adam Norman, Rob Friar, Charles Phares, Intel Corporation and Dan Oh, Samsung Electronics
Non-Destructive Analysis and EM Model Tuning of PCB Signal Traces using the Beatty Standard, by Heidi Barnes, Keysight Technologies; José Moreira and Manuel Walz, Advantest
RX IBIS-AMI Model Silicon Correlation Metrics and Model Development Methodology, by Masashi Shimanouchi, Hsinho Wu and Mike Peng Li, Intel Corporation
Serial Link Design
Exploring Efficient Variability-Aware Analysis Method for High-Speed Digital Link Design Using PCE, by Jan B. Preibisch, Torsten Reuschel, Katharina Scharff and Christian Schuster Technische Universität Hamburg-Harburg; Jayaprakash Balachandran and Bidyut Sen, Cisco Systems Inc.
Investigation of Mueller-Muller CDR Algorithms in PAM4 High speed Serial Links, by Yuhan Yao, Xun Zhang, Dawei Huang, Jianghui Su, Muthukumar Vairavan, and Chai Palusa, Oracle Corporation
PCIe Gen4 Standards Margin Assisted Outer Layer Equalization for Cross Lane Optimization in a 16GT/s PCIe Link, by Mohammad S. Mobin, BHaitao Xia, Aravind Nayak, Gene Saghi, Christopher Abel, Lane Smith and Jun Yao, Broadcom Ltd.
Power & RF Design
Cost-effective PCB Material Characterization for High-volume Production Monitoring, by Yongjin Choi, Christopher Cheng, Yasin Damgaci, Nagaraj Godishala, Hewlett-Packard Enterprise and Yuriy Shlepnev, Simberian
Overview and Comparison of Power Converter Stability Metrics by Joseph 'Abe' Hartman, Alejandro 'Alex' Miranda, Kavitha Narayandass, Alexander Nosovitski, and Istvan Novak, Oracle
RFI and Receiver Sensitivity Analysis in Mobile Electronic Devices, by Antonio Ciccomancini Scogna, Hwanwoo Shim, Jiheon Yu, Chang-Yong Oh, Seyoon Cheon, NamSeok Oh and Dong Sub Kim, Samsung Electronics Mobile Division, HE Group
Click Here to view the entire list of recipients, including individual researchers.
DesignCon 2018 Call for Papers
DesignCon returns to the Santa Clara Convention Center on January 30-February 1, 2018. Call for Papers will begin in mid-May with submissions due by the mid-July, 2017 deadline. To stay updated on next year's event, visit: designcon.com
About DesignCon
DesignCon is the world's premier conference for chip, board and systems design engineers in the high-speed communications and semiconductor communities. DesignCon, created by engineers for engineers, takes place annually in Silicon Valley and remains the largest gathering of chip, board and systems designers in the country. This three-day technical conference and expo combines technical paper sessions, tutorials, industry panels, product demos and exhibits from the industry's leading experts and solutions providers. More information is available at designcon.com/santaclara.
Suggested Items
Cadence, TSMC Collaborate on Wide-Ranging Innovations to Transform System and Semiconductor Design
04/25/2024 | Cadence Design SystemsCadence Design Systems, Inc. and TSMC have extended their longstanding collaboration by announcing a broad range of innovative technology advancements to accelerate design, including developments ranging from 3D-IC and advanced process nodes to design IP and photonics.
Ansys, TSMC Enable a Multiphysics Platform for Optics and Photonics, Addressing Needs of AI, HPC Silicon Systems
04/25/2024 | PRNewswireAnsys announced a collaboration with TSMC on multiphysics software for TSMC's Compact Universal Photonic Engines (COUPE). COUPE is a cutting-edge Silicon Photonics (SiPh) integration system and Co-Packaged Optics platform that mitigates coupling loss while significantly accelerating chip-to-chip and machine-to-machine communication.
Siemens’ Breakthrough Veloce CS Transforms Emulation and Prototyping with Three Novel Products
04/24/2024 | Siemens Digital Industries SoftwareSiemens Digital Industries Software launched the Veloce™ CS hardware-assisted verification and validation system. In a first for the EDA (Electronic Design Automation) industry, Veloce CS incorporates hardware emulation, enterprise prototyping and software prototyping and is built on two highly advanced integrated circuits (ICs) – Siemens’ new, purpose-built Crystal accelerator chip for emulation and the AMD Versal™ Premium VP1902 FPGA adaptive SoC (System-on-a-chip) for enterprise and software prototyping.
Listen Up! The Intricacies of PCB Drilling Detailed in New Podcast Episode
04/25/2024 | I-Connect007In episode 5 of the podcast series, On the Line With: Designing for Reality, Nolan Johnson and Matt Stevenson continue down the manufacturing process, this time focusing on the post-lamination drilling process for PCBs. Matt and Nolan delve into the intricacies of the PCB drilling process, highlighting the importance of hole quality, drill parameters, and design optimization to ensure smooth manufacturing. The conversation covers topics such as drill bit sizes, aspect ratios, vias, challenges in drilling, and ways to enhance efficiency in the drilling department.
Elevating PCB Design Engineering With IPC Programs
04/24/2024 | Cory Blaylock, IPCIn a monumental stride for the electronics manufacturing industry, IPC has successfully championed the recognition of the PCB Design Engineer as an official occupation by the U.S. Department of Labor (DOL). This pivotal achievement not only underscores the critical role of PCB design engineers within the technology landscape, but also marks the beginning of a transformative journey toward nurturing a robust, skilled workforce ready to propel our industry into the future.